# **RCOH** R1270S-Y Series

# 34V, 3A PWM/VFM Step Down DC/DC Converter with PLL Synchronization for Industrial Applications

#### NO.EY-299-200624

# OUTLINE

The R1270S is CMOS-based Step-down DC/DC converter with internal N-channel high side Tr. The ON resistance of the built-in high-side transistor is  $0.10\Omega$  and the R1270S can provide the maximum 3A output current. Each of the ICs consists of an oscillator, a PWM control circuit, a voltage reference unit, an error amplifier, a phase compensation circuit, a slope compensation circuit, a soft-start circuit, protection circuits, an internal voltage regulator, and a switch for bootstrap circuit. The ICs can make up a step-down DC/DC converter with adding an inductor, resistors, a diode, and capacitors externally.

The R1270S is current mode operating type DC/DC converters without an external current sense resistor, and realizes fast response and high efficiency. As an output capacitor, a ceramic type capacitor is usable. The internal oscillator frequency is adjustable over a range of 300kHz to 2400kHz by an external resistor, and also can be synchronized externally by PLL. The phase compensation is adjustable by using external resistor and capacitor. Thereby optimizations for the inductor and the capacitor can be done. To improve performance under light load conditions, the R1270S can select automatically between two modes: the VFM mode when the inductor current is discontinuous and the PWM mode when the inductor current is continuous. The ripple voltage at VFM mode is 40mV (Typ.). As for protection, the R1270S has a current limit function to control an inductor peak current every cycle, a fold-back function to reduce the oscillator frequency under the short circuit, a thermal shutdown function, an under voltage lockout (UVLO) function, and an over voltage lockout (OVLO) function. Furthermore, the R1270S can include a latch protection function to cut off the output when the output current reaches the set current limit for a certain time. That is, the R1270S supports two types of the presence (R1270S001A) or the absence (R1270S001B) of the latch protection function. The current limit, which is fixed at 4.5A (Typ.), is adjustable by an external resistor. The soft start time is fixed at 0.4ms (Typ.) internally, but is adjustable by an external resistor. And, the R1270S has the FLG pin to monitor the overvoltage of the FB pin voltage and the 6V rated pin. When detecting an abnormal voltage, the R1270S outputs a flag. The R1270S is available in HSOP-18 package.

# FEATURES

- Operating Voltage (Maximum Rating) ...... 3.6 V to 34 V (36 V)
- Consumption Current ······ Typ. 18µA (V<sub>IN</sub> = 12 V)
- Stand-by Current ······ Typ. 0µA (V<sub>IN</sub> = 34 V, CE= 0 V)
- Output Voltage ...... Externally-adjustable at 0.8 V or more
  - (Max. step down ratio 160ns × fosc)
- Feedback Voltage and Tolerance ...... 0.8 V ± 1.0%

<sup>(1)</sup> The output current depends on external components and conditions.

NO.EY-299-200624

- Maximum Duty..... Min. 93% (fosc = 300kHz), Min. 67% (fosc = 2400kHz)
- UVLO Function Detection Voltage ...... Typ. 2.6 V
- OVLO Function Detection Voltage ...... Min. 38 V
- Soft-start Time ...... Internal soft-start time (Typ. 0.4ms), as a lower limit,
- Externally-adjustable by using capacitor
- High-side Switch Current Limit ..... Typ. 4.5A, as a upper limit,
  - Externally-adjustable by using resistor
- Thermal Shutdown Function ······ Typ. 160°C
- CE Threshold Voltage ······ Typ. 1.0 V
- Latch Protection Delay Time ..... Typ. 2ms (R1270S001A)
- Fold-back Protection ..... Fold-back for oscillation frequency
- V<sub>FB</sub> Voltage Temperature Tolerance ( $\Delta V_{FB}/\Delta Ta$ )·· Typ. ±100ppm/°C (-40°C ≤ Ta ≤ 125°C)
- Packages ------ HSOP-18

# **APPLICATIONS**

- FA Equipment, Smart Meters
- Surveillance Cameras and Vending Machines that are used outside or under high-temperature conditions
- Motors and Lightings that are accompanied by self-heating

# SELECTION GUIDE

The latch type protection function is user-selectable.

| Product Name     | Package | Quantity per Reel | Pb Free | Halogen Free |
|------------------|---------|-------------------|---------|--------------|
| R1270S001*-E2-YE | HSOP-18 | 1,000 pcs         | Yes     | Yes          |

\*: Select the presence or absence of the latch type protection function. A: with Latch type protection function

B: without Latch type protection function

NO.EY-299-200624

# **BLOCK DIAGRAMS**



R1270S001A/B Block Diagram<sup>1</sup>

<sup>&</sup>lt;sup>(1)</sup> R1270S001A equips the limit latch circuit.

NO.EY-299-200624

# **PIN DESCRIPTIONS**



# R1270S (HSOP-18) Pin Configuration

| Pin No. | Symbol          | Description                                   |
|---------|-----------------|-----------------------------------------------|
| 1, 2    | Lx              | Lx Switching Pin                              |
| 3       | NC              | No connection                                 |
| 4       | GND             | Ground Pin                                    |
| 5       | INT             | Internal Bias Pin                             |
| 6       | FB              | Feedback Pin                                  |
| 7       | ER              | Phase Compensation Pin for External Resistor  |
| 8       | EC              | Phase Compensation Pin for External Capacitor |
| 9       | LMT             | Current Limit adjustment Pin                  |
| 10      | PLLREF          | PLL Synchronization Pin                       |
| 11      | PLLFLTR         | PLL Filter Pin                                |
| 12      | RT              | Oscillation adjustment Pin                    |
| 13      | FLG             | Flag Output Pin                               |
| 14      | CE              | Chip Enable Pin (Active "H")                  |
| 15      | SS              | Soft-start Pin                                |
| 16      | BST             | Bootstrap Pin                                 |
| 17, 18  | V <sub>IN</sub> | Power Supply Pin                              |

\*The tab on the bottom of the package must be electrically connected to GND (substrate level) when mounted on the board.

NO.EY-299-200624

# INTERNAL EQUIVALENT CIRCUIT FOR EACH PIN





<INT Pin>

<Lx Pin>











NO.EY-299-200624





Vin

Regulator

<PLLREF Pin>







<CE Pin>

<PLLFLTR Pin>







NO.EY-299-200624



<BST Pin>

NO.EY-299-200624

# **ABSOLUTE MAXIMUM RATINGS**

| <u> </u>         | Г                                                           |                              | (GND = 0 V) |
|------------------|-------------------------------------------------------------|------------------------------|-------------|
| Symbol           | Item                                                        | Rating                       | Unit        |
| V <sub>IN</sub>  | Input Voltage                                               | -0.3 to 36                   | V           |
| VBST             | BST Pin Voltage <sup>(1)</sup>                              | $V_{LX}$ –0.3 to $V_{LX}$ +6 | V           |
| VLX              | Lx Pin Voltage                                              | -0.3 to 36                   | V           |
| Vce              | CE Pin Input Voltage                                        | -0.3 to 36                   | V           |
| VINT             | INT Pin Voltage                                             | -0.3 to 36                   | V           |
| Vss              | Soft-start Pin Voltage                                      | -0.3 to 6                    | V           |
| $V_{\text{ER}}$  | ER Pin Voltage                                              | -0.3 to 6                    | V           |
| VEC              | EC Pin Voltage                                              | -0.3 to 6                    | V           |
| $V_{FB}$         | Feedback Pin Voltage                                        | -0.3 to 6                    | V           |
| $V_{FLG}$        | Flag Pin Voltage <sup>(1)</sup>                             | -0.3 to 24                   | V           |
| VPLLREF          | External Oscillation Synchronization Pin Voltage            | -0.3 to 36                   | V           |
| Vpllfltr         | PLL Filter Pin Voltage                                      | -0.3 to 6                    | V           |
| V <sub>RT</sub>  | Oscillation adjustment Pin Voltage                          | -0.3 to 6                    | V           |
| $V_{\text{LMT}}$ | Current Limit adjustment Pin Voltage                        | -0.3 to 6                    | V           |
| PD               | Power Dissipation <sup>(2)</sup><br>(HSOP-8J, JEDEC STD.51) | 3900                         | mW          |
| Tj               | Junction Temperature                                        | -40 to 150                   | °C          |
| Tstg             | Storage Temperature Range                                   | -55 to 150                   | °C          |

#### **ABSOLUTE MAXIMUM RATINGS**

Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause permanent damage and may degrade the lifetime and safety for both device and system using the device in the field. The functional operation at or over these absolute maximum ratings is not assured.

# **RECOMMENDED OPERATING CONDITIONS**

| Symbol | Item                        | Rating     | Unit |
|--------|-----------------------------|------------|------|
| VIN    | Input Voltage               | 3.6 to 34  | V    |
| Та     | Operating Temperature Range | -40 to 125 | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if they are used over such conditions by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions.

<sup>&</sup>lt;sup>(1)</sup> The pin voltage except  $V_{BST}$  and  $V_{FLG}$  must be prevented from exceeding  $V_{IN}$  +0.3V.

<sup>&</sup>lt;sup>(2)</sup> Refer to POWER DISSIPATION for detailed information.

NO.EY-299-200624

# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12 V, Ta = 25°C, unless otherwise specified.

The specifications surrounded by  $\square$  are guaranteed by design engineering at -40°C  $\leq$  Ta  $\leq$  125°C.

| 1270S001A/B-YE Electrical Characteristics (Ta = |                                        |                                                     |                             |                             |                             |        |  |
|-------------------------------------------------|----------------------------------------|-----------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|--------|--|
| Symbol                                          | Item                                   | Conditions                                          | Min.                        | Тур.                        | Max.                        | Unit   |  |
| I <sub>IN1</sub>                                | V <sub>IN</sub> Consumption current 1  | $V_{IN} = 34 V, V_{INT} = Open,$                    | 0.7                         | 1                           | 1.3                         | mA     |  |
| TINT                                            |                                        | V <sub>PLLREF</sub> = 34 V, V <sub>FB</sub> = 1.5 V | 0.7                         |                             | 1.0                         | 1117 \ |  |
| I <sub>IN2</sub>                                | V <sub>IN</sub> Consumption current 2  | $V_{IN} = 34 V, V_{INT} = Open,$                    | 13                          | 18                          | 30                          | μA     |  |
| 11112                                           |                                        | $V_{PLLREF} = 0, V_{FB} = 0.84 V$                   |                             | 10                          |                             | μ/ (   |  |
| $V_{\rm UVLO2}$                                 | UVLO Released Voltage                  | V <sub>IN</sub> Rising                              | 2.5                         | 2.6                         | 2.7                         | V      |  |
| $V_{\rm UVLO1}$                                 | UVLO Detect Voltage                    | V <sub>IN</sub> Falling                             | V <sub>UVLO2</sub><br>−0.16 | V <sub>UVLO2</sub><br>-0.15 | V <sub>UVLO2</sub><br>-0.11 | V      |  |
| Vovlo2                                          | OVLO Released Voltage                  | V <sub>IN</sub> Falling                             | 34                          |                             |                             | V      |  |
| Vovlo1                                          | OVLO Detect Voltage                    | V <sub>IN</sub> Rising                              |                             | 38                          |                             | V      |  |
| $V_{FB}$                                        | V <sub>FB</sub> Voltage Tolerance      | Ta = 25°C                                           | 0.792                       | 0.800                       | 0.808                       | V      |  |
| V FB                                            | VFB Voltage Tolerance                  | −40°C ≤ Ta ≤ 125°C                                  | 0.784                       | 0.000                       | 0.816                       | V      |  |
| $V_{VFM}$                                       | FB High Detection at VFM mode          |                                                     |                             |                             | 0.831                       | V      |  |
| fosc0                                           | Oscillation Frequency 0                | RT = Open                                           | 270                         | 300                         | 330                         | kHz    |  |
| fosc1                                           | Oscillation Frequency 1                | RT = 62 kΩ                                          | 900                         | 1010                        | 1120                        | kHz    |  |
| fosc2                                           | Oscillation Frequency 2                | RT = GND                                            | 2160                        | 2400                        | 2640                        | kHz    |  |
| toff                                            | Minimum Off Time                       |                                                     |                             | 120                         |                             | ns     |  |
| D <sub>MAX0</sub>                               | Maximum Duty Cycle 0                   | RT = Open                                           | 93                          |                             |                             | %      |  |
| D <sub>MAX0</sub>                               | Maximum Duty Cycle 1                   | RT = 62 kΩ                                          | 83                          |                             |                             | %      |  |
| D <sub>MAX2</sub>                               | Maximum Duty Cycle 2                   | RT = GND                                            | 67                          |                             |                             | %      |  |
| f <sub>SYNC</sub>                               | Oscillation Synchronized<br>Frequency  | f <sub>PLLREF</sub> = 1000 kHz                      | fosc/2                      |                             | foscx2                      | kHz    |  |
| tss1                                            | Soft-start Time 1                      | SS = Open, V <sub>FB</sub> = 0.72 V                 | 0.3                         |                             | 0.55                        | ms     |  |
| tss2                                            | Soft-start Time 2                      | $C_{SS} = 0.01 \ \mu F, V_{FB} = 0.72 \ V$          | 3.1                         |                             | 4.5                         | ms     |  |
| Itss                                            | Soft-start charge current              | SS = 0 V                                            | 1.7                         | 2.0                         | 2.35                        | μA     |  |
| tdelay                                          | Delay Time for Latch Protection        | for R1270S001A                                      | 1.4                         | 2                           | 2.8                         | ms     |  |
| Р                                               | Lx High Side Switch ON                 | $V_{BST}-V_{LX} = 4.5V$ , $I_{LX} =$                |                             | 0.1                         | 0.45                        | 0      |  |
| Rlxh                                            | Resistance                             | 0.1A                                                |                             | 0.1                         | 0.15                        | Ω      |  |
| ILXHOFF                                         | Lx High Side Switch Leakage<br>Current |                                                     |                             | 0                           | 20                          | μA     |  |

NO.EY-299-200624

 $V_{IN}$  = 12 V, Ta = 25°C, unless otherwise specified.

The specifications surrounded by are guaranteed by design engineering at  $-40^{\circ}C \le Ta \le 125^{\circ}C$ .

| Symbol            | ltem                        | Conditions                                       | Min. | Тур. | Max. | Unit |
|-------------------|-----------------------------|--------------------------------------------------|------|------|------|------|
|                   | Lx High Side Switch Limited |                                                  |      |      |      |      |
| LIMLXH1           | Current 1                   | LMT = 220 k $\Omega$ , DC Current                | 3.0  | 3.5  | 4.3  | A    |
|                   | Lx High Side Switch Limited |                                                  | 4.05 | 1.0  |      | ^    |
| LIMLXH2           | Current 2                   | LMT = 39 k $\Omega$ , DC Current                 | 1.25 | 1.6  | 2.4  | A    |
| VCEH              | CE "H" Input Voltage        |                                                  | 1.15 |      |      | V    |
| $V_{\text{CEL}}$  | CE "L" Input Voltage        |                                                  |      |      | 0.85 | V    |
| Ісен              | CE "H" Input Current        |                                                  | -1.0 | 0    | 1.0  | μA   |
| ICEL              | CE "L" Input Current        |                                                  | -1.0 | 0    | 1.0  | μA   |
| I <sub>FBH</sub>  | FB "H" Input Current        | V <sub>FB</sub> = 1.5 V                          | -0.1 | 0    | 0.1  | μA   |
| FBL               | FB "L" Input Current        | V <sub>FB</sub> = 0 V                            | -0.1 | 0    | 0.1  | μA   |
| Vpllh             | PLLREF "H" Input Voltage    |                                                  | 0.95 |      |      | V    |
| Vplll             | PLLREF "L" Input Voltage    |                                                  |      |      | 0.67 | V    |
| <b>I</b> PLLH     | PLLREF"H" Input Current     |                                                  | -1.0 | 0    | 1.0  | μA   |
| PLLL              | PLLREF"L" Input Current     |                                                  | -1.0 | 0    | 1.0  | μA   |
| <b>-</b>          | Thermal Shutdown Detect     |                                                  |      | 160  |      | °C   |
| TTSD              | Temperature                 |                                                  |      | 160  |      | C    |
| T <sub>TSR</sub>  | Thermal Shutdown Release    |                                                  |      | 120  |      | °C   |
| I TSR             | Temperature                 |                                                  |      | 130  |      | C    |
| Istandby          | Standby Current             | $V_{IN} = 34 V, V_{CE} = 0 V$                    |      | 0    | 20   | μA   |
| $V_{FLGL}$        | FLAG "L" Voltage            | V <sub>IN</sub> = 2.0 V, I <sub>FLG</sub> = 1 mA |      |      | 0.25 | V    |
| FLGOFF            | FLAG "Off" Current          | V <sub>FLG</sub> = 6.0 V                         |      | 0.0  | 0.1  | μA   |
| VOVP              | FB Pin OVP Detect Voltage   |                                                  | 0.91 | 0.98 | 1.04 | V    |
| Vuvd              | FB Pin UVD Detect Voltage   |                                                  | 0.59 | 0.64 | 0.69 | V    |
| $V_{FLB}$         | Fold Back Detect Voltage    |                                                  | 0.59 |      | 0.69 | V    |
| M                 | 6V-rated Pin OVP Detect     |                                                  |      | 10   |      | V    |
| Vpovd             | Voltage                     | Ver, Vpllfltr, Vss                               |      | 4.0  |      | v    |
| V <sub>VOS0</sub> | INT Pin Operation Voltage   |                                                  | 2.75 |      | 3.1  | V    |
| V <sub>VOS1</sub> | INT Pin Disable Voltage     |                                                  | 2.68 |      | 2.8  | V    |

All test items listed under Electrical Characteristics are done under the pulse load condition (Tj  $\approx$  Ta = 25°C).

# THEORY OF OPERATION

# **OVLO (Over Voltage Lock Out) Function**

When the input voltage to  $V_{IN}$  pin is higher than OVLO detection voltage, the inside circuit becomes standby to prevent malfunction. If the voltage on the  $V_{IN}$  pin becomes lower than the OVLO release voltage, R1270S will restart and the soft-start function will begin. Also, the OVLO protection has a function to prevent the possibility of the malfunction and destruction to the IC. Since the OVLO detection voltage is set higher than the absolute maximum rating for  $V_{IN}$  pin, the function itself is not guaranteed.

### **OVP (Over Voltage Protection) Function for FB Pin**

When the FB pin voltage becomes higher than the OVP detection voltage, the OVP function stops the switching of Lx pin without stopping the function of the internal circuit. When the FB pin voltage becomes lower than the OVP detect voltage, the Lx pin switching returns to normal control. If aberrant conditions around the FB pin circuit occur, the overvoltage of the output voltage may not be decreased because the R1270S indirectly monitors the output voltage via FB pin.

### **Setup for Oscillation Frequency**

By using  $R_{RT}$  between the RT pin and GND, the R1270S can control the oscillation frequency in the range of 300 kHz to 2400 kHz. For example, by using 62k $\Omega$  as  $R_{RT}$ , the frequency will be set about 1000kHz.

When setting the frequency at either 300kHz or 2400kHz, the frequency depends on whether the RT pin is set to "Open" or "GND", without using RRT. That is, the frequency is set at 300 kHz when the RT pin is "Open", and is set at 2400 kHz when it is "GND".

The Electrical Characteristics guarantees the oscillation frequency under the conditions stated below for  $f_{OCS0}$ ,  $f_{OCS1}$  and  $f_{OCS2}$ .



R<sub>RT</sub> [kΩ] = 1 / (1 / (((1 / fosc [kHz] x 1000000 -125) / 292 x 25) - 25) - 1 / 250)

R1270S001A/B Oscillation Frequency Setting Resistor (RRT) vs. Oscillation Frequency (fosc)

NO.EY-299-200624

# Synchronization of Oscillation Frequency

The R1270S can synchronize to an external clock, which is input from the PLLREF pin, with using phaselocked loop. The PWM fixed mode is set during synchronization. The detection threshold of the external clock is 0.8V (Typ.) and the pulse of 100 ns or more are required.

The phase compensation filter is required to stabilize the phase-locked loop. The frequency fluctuation, which is changed from the set frequency to the synchronized frequency, can be achieved smoothly by the constant of this filter. Place  $10k\Omega$  resistor and 220pF capacitor in series between PLLFTR pin and GND.

The oscillation frequency which could be synchronized is 0.5 to 2 times of that stated in the "Setup of Oscillation Frequency". However the guaranteed oscillation frequency is 270kHz at the minimum, and 2640kHz at the maximum. Until the soft-start sequence is over, the R1270S operates at set oscillation frequency and after the soft-start sequence is over the oscillation frequency is synchronized to the external clock.

The phase compensation filter is charged with limited impedance, and the filter must be charged when synchronization starts. The time required for the phase compensation filter to be charged is as bellow.

POLE<sub>PLL</sub> : 1/(C<sub>PLL</sub>\*(R<sub>PLL</sub>+260k)) 95% charged : 3/POLE<sub>PLL</sub>[sec] 98% charged : 4/POLE<sub>PLL</sub>[sec]

Adjust the soft-start time or the timing of the external clock input as POLE<sub>PLL</sub>. The next page shows the timing chart of self oscillation and external clock input.



Phase Compensation Filter Charging Time > Soft-Start Time

NO.EY-299-200624



Phase Compensation Filter Charging Time < Synchronous Start Time with Eternal Clock

# VFM/PWM Alternative Mode and PWM Fixed Mode

By applying either the voltage of 0.95V or more or the external clock to the PLLREF pin, the R1270S operates in PWM fixed mode (Pulse-skip at light load). By applying the voltage of 0.67V or less to the PLLREF pin, the R1270S operates in VFM/PWM alternative mode.

# **INT Pin Voltage**

By applying the voltage of 3.1 V (Typ.) or more to the INT pin via the V<sub>OUT</sub> pin, the R1270S generates 3 V internal power supply from V<sub>OUT</sub>. Thereby the R1270S can improve the efficiency of the IC in VFM mode. When I<sub>IN\_VFM</sub> is as the 3 V internal current supply, the approximate expression for IC's consumption current: I<sub>IN</sub> is V<sub>OUT</sub> / V<sub>IN</sub> × I<sub>IN\_VFM</sub>. That is, the consumption current will decrease as V<sub>OUT</sub>/V<sub>IN</sub> becomes smaller. But, when the INT pin voltage is lower than 3.1 V, the consumption current will not be reduced since the internal voltage supply becomes V<sub>IN</sub>. Therefore, this architecture is aimed for applications which the V<sub>OUT</sub> is 3.3 V or more. If the V<sub>OUT</sub> is lower than 3.3 V, set the INT pin OPEN (No C<sub>INT</sub> necessary).

NO.EY-299-200624

### **Minimum ON Time**

The minimum ON time is 160ns that is determined by the current sense circuit. The R1270S adopts a resistor free current control mode. By using  $R_{ON}$  (Nch driver ON resistor) as a substitute for sense resistor, the R1270S senses  $I_{LX}$  (inductor current) according to  $V_{IN} - V_{LX} = I_{LX} \times R_{ON}$ . The R1270S can sense  $I_{LX}$  only during the Nch driver is On (Lx = "High"). However, if sensing it during the occurrence of the surge current right after the driver turns On, a malfunction may occur. To avoid the malfunction, the R1270S maintains a none sensing time for a while after the driver turns On.

If the current control mode and the current limit circuit will not function properly at none sensing time, the R1270S may result in a rapid deterioration of stability and current limit accuracy. Please select the output voltage settings and frequency settings so that the output voltage does not become lower than the minimum step down ratio  $V_{IN} \times 160$  ns×focs.

# C<sub>SPD</sub> Setting

The transfer function from feedback resistor of  $V_{\mbox{\scriptsize OUT}}$  to FB pin using  $C_{\mbox{\scriptsize SPD}}$  is

 $V_{OUT}/FB[s] = (R_{TOP} \times R_{BOT} \times C_{SPD} \times s + R_{BOT}) / (R_{TOP} \times R_{BOT} \times C_{SPD} \times s + R_{TOP} + R_{BOT})$ 

From above equation, the zero is  $R_{BOT}/(R_{TOP} \times R_{BOT} \times C_{SPD})$  and the pole is  $(R_{TOP} + R_{BOT})/(R_{TOP} \times R_{BOT} \times C_{SPD})$ . At low frequency level below zero  $V_{OUT}$  will be multiplication of  $R_{BOT}/(R_{TOP} + R_{BOT})$  which means feedback by 0.8/ $V_{OUT}$  and when higher frequency level than the pole it will be feedback by 1.

At VFM mode the ripple of V<sub>OUT</sub> is generated by 40mV (Typ.) higher than that of the reference voltage at PWM mode which is 0.8V. For all operating frequency range, the ripple of V<sub>OUT</sub> is feedback by 1 to the FB pin despite the output voltage settings ripple of V<sub>OUT</sub> will follow reference voltage by setting the C<sub>SPD</sub> large. The bellow shows the example of setting the C<sub>SPD</sub> large, where the ripple of V<sub>OUT</sub> is feedback by 1 to the FB pin, and setting the C<sub>SPD</sub> small, where the ripple of V<sub>OUT</sub> is feedback by the multiple of R<sub>BOT</sub> / (R<sub>TOP</sub>+R<sub>BOT</sub>).



#### R1270S001A/B VFM Ripple FB vs. Vout

As shown in the above figure, the ripple of VOUT becomes larger when the CSPD is small.

#### NO.EY-299-200624

The recommended  $C_{SPD}$  value is selected to minimize the ripple of  $V_{OUT}$ . When changing the  $R_{BOT}$  value from the recommended value, please make sure the  $R_{BOT} \times C_{SPD}$  is also in the range of the recommended value and change the  $C_{SPD}$  together. Also, changing L,  $C_{OUT}$ ,  $R_{ER}$ ,  $C_{EC}$  from the recommended value is required to change the  $C_{SPD}$ .

Furthermore, if the ripple of the VOUT is permissible, improving the loop stability is possible by adjusting the positive bump of the zero and pole. First, measure the voltage drop of the output by the load transient response without  $C_{SPD}$ . Then measure the voltage drop again with attachment of small enough  $C_{SPD}$ . If the selected  $C_{SPD}$  is too small, the amount of the voltage drop will be the same value as the value without  $C_{SPD}$ . Repeat the procedure with increasing  $C_{SPD}$  value gradually. When the voltage drop begins to improve, suppose that value as  $C_{SPD1}$ . Further try other  $C_{SPD}$  value by increasing it gradually, then the voltage drop improvement will stop. Suppose that the  $C_{SPD}$  value as  $C_{SPD2}$ . The appropriate  $C_{SPD}$  value can be calculated as the next formula;  $C_{SPD}=\sqrt{(C_{SPD1} \times C_{SPD2})}$ . The zero will be low and pole will be high of the feedback resistor at the whole frequency range, the ripple at VFM mode will be lower than that  $V_{OUT}$  ( $C_{SPD}$  small) of above diagram

### **FLAG Output Function**

The R1270S has an Nch open drain FLAG output. When abnormality is detected, the R1270S switches the Nch transistor On, and sets the FLG pin to "Low". When the abnormality is removed, the R1270S switches the Nch transistor Off and sets the FLG pin to "High" ( $V_{FLGIN}$ ). The UVD will function only when  $V_{FB}$ <0.64V (Typ.) and at max duty detection or  $V_{FB}$ <0.64V (Typ.) and current limit detection to prevent abnormal output behavior at load transient and input transient response. The following are the abnormal conditions that the IC can detect.

- CE="L" (Shut down)
- UVLO (Shut down)
- Thermal Shutdown
- during soft-start time (Css<0.72V)
- VFB Under Voltage Detection (Typ.0.64V) and maxduty detection
- VFB Under Voltage Detection (Typ.0.64V) and current limit detection
- LMT pin Over Voltage Protection (Typ.1.2V)
- Absolute maximum 6V pin (except FB pin、LMT pin、EC pin) Over Voltage Detection (Typ.3.0V)
- When the latch protection runs (R1270S001A)

The FLG pin is designed to keep 0.4V or less when the current running into the FLG pin is at 1mA. The recommended values of  $V_{FLGIN}$  and  $R_{FLG}$  are 6V or less for  $V_{FLGIN}$  and  $10k\Omega$  to  $100k\Omega$  for  $R_{FLG}$ . When the FLAG function is not used, set the FLG pin OPEN or connect to GND.

NO.EY-299-200624



R1270S001A/B FLAG Start-up / Shutdown Sequence

NO.EY-299-200624

#### **Soft-Start Time Function**

The soft-start time is between from "H" level of CE to 90% of FB (0.72V). The soft-start time for the R1270S could be adjusted by using an external capacitor C<sub>SS</sub> at the SS pin from minimum of internal soft-start time typical 0.4ms. The charging current of the external C<sub>SS</sub> is  $2.0\mu$ A (typ.) and the soft-start time becomes 3.6ms typically (reaching the set output voltage is 4.0ms (typ.)) when C<sub>SS</sub> is  $0.01\mu$ F. If not required to adjust the soft-start time, set the SS pin OPEN. On the condition described in the chapter of "Electrical Characteristics", the R1270S guarantees each of soft-start time (tss1/tss2) when the SS pin is set to "Open" or when C<sub>SS</sub> is set to  $0.01\mu$ F.



R1270S001A/B Capacitor for Soft-Start Time Adjustment (Css) vs. Soft-Start Time (tss)

Also, when C<sub>SPD</sub> is set large, the rising speed of VOUT may become slower than the soft-start time because of the bypass characteristic of the feedback resistor. Because the R1270S watches the output voltage using the FB pin voltage, the flag detection may be released before the VOUT is fully at set value.



R1270S001A/B Start-up / Shutdown Sequence

NO.EY-299-200624

#### Lx Current Limit

By using external resistor  $R_{LMT}$  to the LMT pin, Lx current limit ( $I_{LIMLXH}$ ), which is high-side switch current limit, can be adjusted as typical 4.5A at maximum. When  $R_{LMT}$  is 54k $\Omega$ , the Lx current limit is set at 2.0A typical. If not required to adjust Lx current limit, set LMT pin OPEN so that the Lx current limit will be set at typically 4.5A. Setting at 1.5A or less is not recommended. On the condition described in the chapter of "Electrical Characteristics", the R1270S guarantees each of LX limited current ( $I_{LIMLXH1}/I_{LIMLXH2}$ ) when connected each of 39 k $\Omega$ /220k $\Omega$  resistors to the LMT pin.



R<sub>LMT</sub> [kΩ] = (1200 × (I<sub>LIMLXH</sub> × 0.1033 + 0.13) - 120) / (12 - 20 × (I<sub>LIMLXH</sub> × 0.1033 + 0.13)) R1270S001A/B L<sub>x</sub> Current Limit Adjustment Resistor (R<sub>LMT</sub>) vs. L<sub>x</sub> Limit Current (I<sub>LIMLXH</sub>)

### **BST Auxiliary Charge Circuit**

Under the oscillation frequency or conditions of input/output voltage level and load current, the BST capacitor charge may not be sufficient, and hence BST-Lx pin voltage level (typ.5.0V) may not be reached. However, if the output voltage or another power line at 4.5V to 6.0V is supplied to the R1270S, a drop of BST pin voltage level can be prevented by connecting BST auxiliary charge circuit with BST pin via a diode. In this case, the voltage of Lx pin must be less than the voltage of the auxiliary charge circuit to charge C<sub>BST</sub>. Also, make sure not to exceed the maximum rating of 6.0V for BST-Lx. When selecting the diode, 10mA current rating is more than enough, but also be aware of the voltage rating, and the characteristic of reverse bias leak current at high temperature.



NO.EY-299-200624

# **Sequence Composition**

By using the soft-start time and the FLAG function (R1270S001A/B), a power up sequence can be composed. The following describes an example application circuit to start up both DC/DC1 and DC/DC2 in a sequence so that the 5.0V output will not to become lower than the DC/DC2 output 3.3V under the following conditions: the input voltage is 12V, two lines of output voltages are 5.0V (DC/DC1) and 3.3V (DC/DC2), the capacitor of the 5.0V output is an electrolytic 470 $\mu$ F, and the capacitor of the 3.3V output is electrolytic 100 $\mu$ F.

# Soft-start time and charging current

During the soft-start, the R1270S occurs the charging current  $I_{CHRG}$  for the capacitor of  $V_{OUT}$  besides the output current  $I_{OUT}$ . Therefore, the output current  $I_{OUTSS}$  will be given by the following equation,

 $I_{OUTSS} = I_{OUT} + I_{CHRG}$ 

= IOUT + VOUT X (COUT + CL)/tss

For the output current on the example application circuit,

(DCDC1)  $I_{OUTSS} = I_{OUT} + V_{OUT}/(C_{OUT} + C_L)/t_{SS} = I_{OUT} + 5.0V x (10\mu F + 470\mu F)/26ms = I_{OUT} + 92mA$ 

(DCDC2)  $I_{OUT2SS} = I_{OUT2} + V_{OUT2}/(C_{OUT2} + CL2) / t_{SS} = I_{OUT} + 3.3V x (10\mu F + 100\mu F)/2.6ms = I_{OUT2} + 140mA$ Make sure that the output current does not exceed 3.0A even at soft-start.

# Using the output of R1270S as the flag pull-up voltage

The R1270S has an Nch open drain FLAG output. When detecting an abnormal condition, the R1270S switches the Nch transistor On and sets the FLG pin to "Low". If the detected condition is not applicable under the FLAG output function, FLAG output will reset to "High" after the completion of the soft-start. When using the  $V_{PLGIN}$ , "High" level of the  $V_{FLG}$  becomes the same with  $V_{OUT}$ .

# Using the FLAG output as CE pin input for another R1270S

The minimum  $V_{\text{CEL}}$  is 0.85V and the maximum  $V_{\text{CEH}}$  is 1.15V.

The maximum  $V_{FLGL}$  is 0.4V, and  $V_{FLGH}$  for DC/DC1 on the example circuit is 5.0V. So,  $V_{FLG}$  is usable as CE input for DC/DC2.

# Using the FLAG output as auto-discharge function

When being shut down, the R1270S switches the Nch transistor On and sets the FLG pin to "Low". And,  $V_{FLGIN}$  sends the FLAG current  $I_{FLG}$  via  $R_{FLG}$  and Nch transistor. Thereby, the capacitor connected to  $V_{OUT}$  can be discharged by using  $V_{OUT}$  as  $V_{FLGIN}$ .

The maximum  $I_{FLG}$  is that of  $V_{FLGIN}$  divided by  $R_{FLG}$ . Set  $R_{FLG}$  so that maximum  $I_{FLG}$  becomes lower than 5mA. Do not connect  $V_{OUT}$  directly to FLG pin because the  $I_{FLG}$  may become excessive and may damage the IC.

The  $V_{FLGL}$  is regulated as  $I_{FLG}=1$ mA. When the  $R_{FLG}$  is set higher than  $I_{FLG}=1$ mA, the maximum voltage 0.4V of  $V_{FLGL}$  is not guaranteed, hence the FLAG function itself may be spoiled.

NO.EY-299-200624

# (DCDC1) R1270S001A/B: $V_{IN} = 12 V$ , $V_{OUT} = 5.0 V$ , tss = 40 ms (Css = 0.1 $\mu$ F) (DCDC2) R1270S001A/B: $V_{IN} = 12 V$ , $V_{OUT} = 3.3 V$ , tss = 4.0 ms (Css = 0.01 $\mu$ F)



**Example Circuit of Sequence Composition** 

NO.EY-299-200624

#### Operation of the Buck Converter and the Output Current

The DC/DC converter charges energy in the inductor when the switch turns on, and discharges the energy from the inductor when the switch turns off and controls with less energy loss, so that a lower output voltage than the input voltage is obtained. Refer to the following figures.



**Basic Circuit** 

**Current Through Inductor** 

- Step 1: The switch turns on and current IL (=i1) flows, and energy is charged into C<sub>OUT</sub>. At this moment, IL increases from ILmin (=0) to reach ILmax in proportion to the on-time period (ton) of the switch.
- Step 2: When the switch turns off, the diode turns on in order to maintain IL at ILmax, and current IL (=i2) flows.
- Step 3: IL (=i2) decreases gradually and reaches IL = ILmin = 0 after a time period of topen, and the diode turns off. This case is called as discontinuous mode. If the output current becomes large, next switching cycle starts before IL becomes 0 and the diode turns off. In this case, IL value increases from ILmin (>0), and this case is called continuous mode.

As for the PWM control system, the output voltage is maintained by controlling the on-time period (ton), with the oscillator frequency (fosc) being maintained constant.

NO.EY-299-200624

# **Output Current and Selection of External Components**

The relation between the output current and external components is as follows: When the switch of Lx turns on: Wherein, the peak to peak value of the ripple current is described as IRP, the ON resistance of the switch is described as RONH, and the diode forward voltage as VF, and the DC resistance of the inductor is described as RL, and on time of the switch is described as ton. VIN = VOUT + (RONH + RL) X IOUT + L X IRP / ton ..... Equation 1 When the switch turns off (the diode turns on) as toff:  $L x I_{RP} / toff = V_F + V_{OUT} + R_L x I_{OUT}$  Equation 2 Put Equation 2 to Equation 1 and solve for ON duty of the switch, ton /  $(ton + toff) = D_{ON}$ , Don = (Vout + V<sub>F</sub> + R<sub>L</sub> x Iout) / (V<sub>IN</sub> + V<sub>F</sub> - Ronh x Iout) ······ Equation 3 Ripple Current is as follows: IRP = (VIN - VOUT - RONH X IOUT - RL X IOUT) X DON / fosc / L.... Equation 4 Then, peak current that flows through L, and the peak current ILmax is as follows: ILmax = I<sub>OUT</sub> + I<sub>RP</sub> / 2 ······ Equation 5 As for the valley current ILmin, ILmin = I<sub>OUT</sub> – I<sub>RP</sub> / 2 ····· Equation 6 If ILmin<0, the step-down DC/DC converter operation becomes current discontinuous mode. Therefore the current condition of the current discontinuous mode, the next formula is true. Iout < I<sub>RP</sub> / 2····· Equation 7 Consider ILmax and ILmin, conditions of input and output and select external components.

\*The above explanation is based on the calculation in an ideal case in continuous mode.

#### **Ripple Current and Lx Limited Current**

The ripple current of the inductor may change according to the various reasons. In the R1270S series, as an Lx current limit, Lx peak current limit is used. Therefore the upper limit of the inductor current is fixed. The peak current limit is not the average current of the inductor (output current). If the ripple current is large,

peak current becomes also large. The characteristic is used for the fold back current limit of version B/D. In other words, the peak current limit is maintained and the switching frequency is reduced, as a result, the average current of the inductor is reduced. To release this condition, the peak current must not exceed the peak current limit.

#### Latch Protection Function (R1270S001A)

The latch function is enabled after the completion of the soft-start. The latch function works after detecting current limit and starts the internal counter. After the internal counter reaches 2ms (Typ.), the latch function turns the output off. The R1270S has two ways to reset the latch function: one is to set the CE pin "L", and another one is to set the VIN voltage to become equal to the detection voltage of the UVLO function, or become less. Also, the latch function is reset when the FB pin voltage is 2.0V (Typ.) or more.

The start condition for the internal counter is to detect the limited current at each clock, and the reset condition is when a frame without detecting the limit current occurs.

When a ringing between the output voltage and the short-circuit impedance including large inductance occurs and the FB pin voltage exceeds 0.80V (Typ.), take note that the latch timer might be reset.

#### **Fold-back Protection Function**

After the soft-start period, fold back protection is enabled. When there is abnormality to the output and the FB voltage becomes lower than 0.64V typical, the oscillation frequency will be limited at 1/2. Furthermore, when the output voltage drops below 50% typical from the set voltage (FB pin voltage 0.4V), oscillation frequency will be limited proportional to the FB pin voltage level.

By reducing frequency, the ripple current increases. The R1270S has the peak current limit function, therefore as in the equation 8, the Lx average current decreases by the increase of the ripple current.

IOUT = ILmax + I<sub>RP</sub> / 2 ····· Equation 8

If the FB pin voltage becomes less than 0.64V, the oscillator frequency is reduced to 1/2. At heavy load, if the R1270S becomes into the fold-back protection mode, the situation may not be released by the increased ripple current.

This fold-back protection function is to provide a high degree of safety to the R1270S, not to secure reliability. When using the IC without the latch protection function (R1270S001B), a measure to prevent shorting is required.

NO.EY-299-200624



Lx Limited Current Function Sequence

NO.EY-299-200624

#### Loss and Efficiency



#### **Illustrated Description for Loss**

$$\begin{split} & \mathsf{P}_{\mathsf{ON}} = \mathsf{R}_{\mathsf{ONH}} \ x \ \mathsf{Iout}^2 \ x \ \mathsf{Onduty} & : \ \mathsf{loss} \ \mathsf{at} \ \mathsf{switching} \ \mathsf{ON} \\ & \mathsf{P}_{\mathsf{F}} = (\mathsf{t}_{\mathsf{R}} + \mathsf{t}_{\mathsf{F}}) \ / \ 2 \ \times \ \mathsf{V}_{\mathsf{IN}} \ x \ \mathsf{Iout} \ x \ \mathsf{fosc} \ : \ \mathsf{switching} \ \mathsf{loss} \\ & \mathsf{P}_{\mathsf{OFF}} = \mathsf{V}_{\mathsf{F}} \ \times \ \mathsf{I}_{\mathsf{OUT}} \ x \ \mathsf{Offduty} & : \ \mathsf{loss} \ \mathsf{of} \ \mathsf{diode} \\ & \mathsf{P}_{\mathsf{L}} = \mathsf{R}_{\mathsf{L}} \ x \ \mathsf{Iout}^2 & : \ \mathsf{loss} \ \mathsf{of} \ \mathsf{inductor} \\ & \mathsf{P}_{\mathsf{D}} = \mathsf{V}_{\mathsf{IN}} \ x \ \mathsf{Iss} & : \ \mathsf{consumption} \ \mathsf{current} \ \mathsf{if} \ \mathsf{IC} \\ & \mathsf{P}_{\mathsf{PP}} = 1 \ / \ 4 \ x \ \mathsf{R}_{\mathsf{C}} \ x \ \mathsf{I}_{\mathsf{RP}}^2 & : \ \mathsf{loss} \ \mathsf{by} \ \mathsf{ripple} \ \mathsf{of} \ \mathsf{the} \ \mathsf{inductor} \ \mathsf{current} \\ & \mathsf{Efficiency} \ \eta = (\mathsf{V}_{\mathsf{OUT}} \ x \ \mathsf{I}_{\mathsf{OUT}}) \ / \ ((\mathsf{V}_{\mathsf{OUT}} \ x \ \mathsf{I}_{\mathsf{OUT}}) + \ \mathsf{P}_{\mathsf{ON}} + \mathsf{P}_{\mathsf{F}} + \mathsf{P}_{\mathsf{CL}} + \mathsf{P}_{\mathsf{D}} + \mathsf{P}_{\mathsf{PP}}) \ x \ \mathsf{100\%} \end{split}$$

The loss that generated by R1270S is PoN, PF, PD. These losses are converted to heat inside the IC. Therefore, the R1270S must be used within the condition below is required.

 $Tj = \theta ja x (P_{ON} + P_F + P_D) + Ta < 150^{\circ}C$ 

NO.EY-299-200624

# **APPLICATION INFORMATION**

# **Typical Application Circuits**



\* PLLREF pin must not be "OPEN". When using the Ricoh's evaluation board, a pull-down resistor (R<sub>PLLREF2</sub> : 100kΩ) is contained on the evaluation board.



#### R1270S001A/B Typical Application Circuit

\* When not connecting a phase compensation resistor of R<sub>ER</sub> (the ER pin is "OPEN"), characteristics of load transient response becomes deteriorated, as compared with when connecting the R<sub>ER</sub> resister. Please make through evaluation before determining whether connecting the R<sub>ER</sub> resister or not.

#### R1270S001A/B Minimum Composition Circuit

NO.EY-299-200624

| VIN, VOUT | Capacitor | Spec.      | Component Name  | Maker |
|-----------|-----------|------------|-----------------|-------|
| ≤ 16 V    | 0.47 µF   | 25 V/125°C | CGA4J2X7R1E474K |       |
| ≤ 16V     | 2.2 µF    | 25 V/125°C | CGA4J3X7R1E225K |       |
| All       | 2.2 µF    | 50 V/125°C | CGA5L3X7R1H225K |       |
| ≤ 16V     | 4.7 µF    | 25 V/125°C | CGA5L1X7R1E475K |       |
| All       | 4.7 µF    | 50 V/125°C | CGA6P3X7R1H475K | TDK   |
| All       | 10 µF     | 50 V/125°C | CGA6P3X7S1H106K |       |
| ≤ 16 V    | 10 µF     | 25 V/125°C | CGA6P1X7R1E106K |       |
| ≤ 10 V    | 22 µF     | 16 V/125°C | CGA6P1X7R1C226M |       |
| ≤ 16 V    | 22 µF     | 25 V/125°C | CGA8P1X7R1E226M |       |

#### R1270S001A/B, Recommended Components of C<sub>IN</sub>, C<sub>OUT</sub>

#### R1270S001A/B, Recommended Components of CBST

| νουτ | Capacitor Spec. |      | Component Name  | Maker       |
|------|-----------------|------|-----------------|-------------|
| All  | 0.47 µF         | 16 V | EMK212BJ474KD-T | Taiyo Yuden |
| All  | 0.47 µF         | 25 V | CGA4J2X7R1E474K | TDK         |

#### R1270S001A/B, D Recommended Components

| V <sub>IN</sub> | Spec.    | Component Name | Maker   |
|-----------------|----------|----------------|---------|
| All             | 40 V/3 A | RB056L-40TE    |         |
| All             | 40 V/3 A | RB058L-40TE    | ROHM    |
| All             | 60 V/3 A | RB058L-60TE    |         |
| All             | 40 V/3 A | CMS30I40A      | TOSHIBA |

#### R1270S001A/B, L Recommended Components

| Inductor | Spec. | Component Name     | Maker |  |  |
|----------|-------|--------------------|-------|--|--|
| 1.0.04   | 6.4 A | RLF7030T-1R0N6R4   |       |  |  |
| 1.0 µH   | 6.5 A | CLF7045NIT-1R0N-D  |       |  |  |
| 1 5      | 7.3 A | CLF7045T-1R5-D     |       |  |  |
| 1.5 µH   | 5.4 A | CLF7045NIT-1R5N-D  |       |  |  |
| 2.2 µH   | 5.5 A | CLF7045T-2R2-D     |       |  |  |
| 2.2 μΠ   | 5.1 A | CLF7045NIT-2R2N-D  |       |  |  |
| 47       | 5.4 A | CLF10040T-4R7-D    | ]     |  |  |
| 4.7 μH   | 4.1 A | CLF10060NIT-4R7N-D | TDK   |  |  |
| 10       | 4.0 A | CLF10040T-100M-D   | IDK   |  |  |
| 10 µH    | 3.0 A | CLF10060NIT-100M-D |       |  |  |
| 10.04    | 6.7 A | CLF12555T-100M-D   |       |  |  |
| 10 µH    | 6.4 A | CLF12577NIT-100M-D |       |  |  |
| 15 uld   | 5.4 A | CLF12555T-150M-D   |       |  |  |
| 15 µH    | 5.1 A | CLF12577NIT-150M-D |       |  |  |
| 22.54    | 4.2 A | CLF12555T-220M-D   |       |  |  |
| 22 µH    | 4.3 A | CLF12577NIT-220M-D |       |  |  |

NO.EY-299-200624

### Selection of External Components

- Using ceramic capacitors with low ESR (Equivalent Series Resistance) are recommended. The recommended capacitor for C<sub>IN</sub> between VIN and GND is 4.7 µF or more. Verify the bias dependence and the temperature characteristics of the ceramic capacitors. Recommended conditions are written based on the case which the recommended parts are used with the R1270S.
- The R1270S is designed with the recommended inductance value and the C<sub>OUT</sub> ceramic capacitor value to make phase compensation. If the inductance value is large, a lack of the current sensing amount in the current mode might result in an unstable operation. Oppositely, if the inductance value is small, an excess of the current sensing amount might result in the occurrence of the low frequency oscillation on when the on duty ratio is beyond 50%. Ensure that capacitors using for C<sub>OUT</sub> can meet the voltage-dependent properties in order to have bias dependence. Recommended conditions are written based on the case which the recommended parts are used with the R1270S.
- If the inductance value is small, a ripple to inductor current will be increased and the peak current of the switching will be increased as the load current increases. As a result, the current might reach the current limit value and the current limit might work.
- As for the diode, connect a schottky diode with small capacitance between terminals. The reference characteristic of the capacitance between terminals is around 100 pF or less at 10 V. If using a schottky diode with large capacitance, the operation of the R1270S might be unstable by a flow of an excess switching current. When the capacitance of the schottky diode used is beyond 100 pF at 10 V or is unknown, make sure that the R1270S does not have issues of the load regulation, the line regulation, and the load transient response. And, connect a diode having the smallest possible reverse current IR. Especially, IR's rising under high temperature conditions might cause a thermal runaway and will lead to cause damage to the IC.
- Output voltage (V<sub>OUT</sub>) can be set by adjustable values of R<sub>TOP</sub> and R<sub>BOT</sub> being expressed by the following equation, V<sub>OUT</sub> = V<sub>FB</sub> x (R<sub>TOP</sub> + R<sub>BOT</sub>) / R<sub>BOT</sub>.
  For example, when setting V<sub>OUT</sub> = 12 V, and setting R<sub>BOT</sub> = 16 kΩ, R<sub>TOP</sub> = (12 V / 0.8 V-1) × (16 kΩ) = 224 kΩ. By using the E24 type resistors to make 224 kΩ, you need (200 kΩ + 24 kΩ) and use them in series. If the tolerance level of the output voltage is relatively wide you may set the output voltage as 11.80 V = 0.8 V × (220 kΩ + 16 kΩ) / 16 kΩ. In this case R<sub>TOP</sub> will be a single resistor of 220 kΩ. When the values of R<sub>TOP</sub> and R<sub>BOT</sub> become larger, the R1270S is susceptible to noise with increasing the impedance of FB pin. The recommended value range of R<sub>BOT</sub> is approximately between 1.0 kΩ to 160 kΩ. If the operation is unstable, reduce the impedance of FB pin.

#### NO.EY-299-200624

- As for the CE pin and the PLLREF pin, an up diode for VIN, which have efficacy as ESD protection element, is internally connected to each pin. If CE pin voltage or PLLREF pin voltage may become higher than VIN pin voltage, connect a resistor between CE or PLLREF and VIN pin to prevent flowing large current from CE pin or PLLREF pin to VIN pin. When using external oscillation synchronization, the input signal must be used to become lower than the VIN voltage without using a resistor because the input voltage of PLLREF is filtered out via the resistor.
- When using a phase compensation resistor pin (ER pin), the recommended value range of RER is 220 kΩ or more. If not using phase the compensation resistor pin, the ER pin must be set to "OPEN".
- The R<sub>FB</sub> is the resistance to prevent feedback of the noise to the FB pin. The appropriate value is about 1 kΩ.
- The BST voltage might fall depending on how to use the R1270S. By drops of the BST voltage, R1270S might not function properly. As result, the current limit detection may be caused by an inductor current lower than the set current limit value by reducing the effect.
- The R1270S has the driver buffer and the BST voltage detector between BST and Lx pins. When the R1270S is in PWM fixed mode and the light load current is caused by requiring the consumption current always, V<sub>OUT</sub> might move up by the consumption current. In this case, the load current including the feedback resistor must be set to 0.5 mA or more. In VFM/PWM alternative mode, the R1270S has no problem, as long as RBOT is set between 1.0 kΩ and 160 kΩ.
- Recommended ratings to principal set output voltages are as following:

| Vout                                           | C⊪<br>[µF] | L<br>[µH] | С <sub>оυт</sub><br>[µF] | С <sub>вsт</sub><br>[µF] | C <sub>SPD</sub><br>[pF]    | R <sub>тоР</sub><br>[kΩ] | R <sub>вот</sub><br>[kΩ]  | R <sub>RT</sub><br>[kΩ] | R <sub>ER</sub><br>[kΩ] | С <sub>ЕС</sub><br>[pF] |
|------------------------------------------------|------------|-----------|--------------------------|--------------------------|-----------------------------|--------------------------|---------------------------|-------------------------|-------------------------|-------------------------|
| 0.8 ≤ V <sub>OUT</sub> ≤ 1.5                   | 10         | 10        | 47                       | 0.47                     | Open                        | *1                       | 160                       | Open                    | 470                     | 2200                    |
| 1.0 ≤ V <sub>OUT</sub> ≤ 6                     | 10         | 10        | 47                       | 0.47                     | 100<br>[1000]* <sup>4</sup> | *1                       | 160<br>[16]* <sup>4</sup> | Open                    | 470                     | 2200                    |
| $1 \le V_{OUT} \le V_{IN} \times D_{MAX}^{*2}$ | 10         | 15        | 47                       | 0.47                     | 100<br>[1000]* <sup>4</sup> | *1                       | 160<br>[16]* <sup>4</sup> | Open                    | 470                     | 2200                    |

#### R1270S001A/B, 300 kHz Recommended Constant

#### R1270S001A/B, 1000 kHz Recommended Constant

| Vout                                          | C <sub>IN</sub><br>[µF] | L<br>[µH] | С <sub>оит</sub><br>[µF] | С <sub>вsт</sub><br>[µF] | C <sub>SPD</sub><br>[pF] | R <sub>τοΡ</sub><br>[kΩ] | R <sub>вот</sub><br>[kΩ] | R <sub>RT</sub><br>[kΩ] | R <sub>ER</sub><br>[kΩ] | С <sub>ЕС</sub><br>[pF] |
|-----------------------------------------------|-------------------------|-----------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|-------------------------|-------------------------|
| 0.8 ≤ V <sub>OUT</sub> ≤ 1.5                  | 4.7                     | 2.2       | 47                       | 0.47                     | Open                     | *1                       | 16                       | 62                      | 470                     | 220                     |
| $1 \le V_{OUT} \le 6$                         | 4.7                     | 2.2       | 47                       | 0.47                     | 2200                     | *1                       | 16                       | 62                      | 470                     | 220                     |
| 1 ≤ V <sub>OUT</sub> ≤ 15                     | 4.7                     | 4.7       | 47                       | 0.47                     | 2200                     | *1                       | 16                       | 62                      | 470                     | 220                     |
| $5 \le V_{OUT} \le V_{IN} \times D_{MAX}$     | 4.7                     | 4.7       | 47                       | 0.47                     | 470                      | *1                       | 16                       | 62                      | 680                     | 220                     |
| $5 \le V_{OUT} \le V_{IN} \times D_{MAX} *^2$ | 4.7                     | 10.0      | 47                       | 0.47                     | 1000                     | *1                       | 16                       | 62                      | 680                     | 470                     |

\*1 Rтор = (Vout / Vfb-1) x (Rвот)

\*2 Condition recommended at V  $_{\rm IN}$  > 18 V

\*4 If R<sub>BOT</sub> is 16 k $\Omega$ , the constant value of C<sub>SPD</sub> requires ten times as much as when R<sub>BOT</sub> is 160 k $\Omega$ .

NO.EY-299-200624

R1270S001A/B, 2400 kHz Recommended Constant

| Vout                                           | C <sub>™</sub><br>[µF] <sup>*3</sup> | L<br>[µH] | С <sub>оυт</sub><br>[µF] | С <sub>вsт</sub><br>[µF] | C <sub>SPD</sub><br>[pF] | R <sub>тор</sub><br>[kΩ] | R <sub>вот</sub><br>[kΩ] | R <sub>RT</sub><br>[kΩ] | R <sub>ER</sub><br>[kΩ] | С <sub>ЕС</sub><br>[pF] |
|------------------------------------------------|--------------------------------------|-----------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|-------------------------|-------------------------|
| $0.8 \le V_{OUT} \le 1.5$                      | 4.7                                  | 1.0       | 10                       | 0.47                     | Open                     | *1                       | 16                       | 0.0                     | 470                     | 220                     |
| $1 \le V_{OUT} \le 6$                          | 2.2                                  | 1.0       | 22                       | 0.47                     | 1000                     | *1                       | 16                       | 0.0                     | 470                     | 220                     |
| 1 ≤ V <sub>OUT</sub> ≤ 9                       | 2.2                                  | 2.2       | 22                       | 0.47                     | 1000                     | *1                       | 16                       | 0.0                     | 470                     | 220                     |
| $5 \le V_{OUT} \le V_{IN} \times D_{MAX}^{*2}$ | 2.2                                  | 4.7       | 22                       | 0.47                     | 1000                     | *1                       | 16                       | 0.0                     | 680                     | 470                     |

\*1 R<sub>TOP</sub> = (V<sub>OUT</sub> / V<sub>FB</sub>-1) x (R<sub>BOT</sub>) \*2 Condition recommended at V<sub>IN</sub> > 18 V \*3 4.7  $\mu$ F or more recommended at V<sub>OUT</sub> < 5 V

# **TECHNICAL NOTES**

The performance of a power source circuit using this device is highly dependent on a peripheral circuit. A peripheral component or the device mounted on PCB should not exceed its rated voltage, rated current or rated power. When designing a peripheral circuit, please be fully aware of the following points. (Refer to *PCB Layout Considerations* below.)

- External components must be connected as close as possible to the ICs and make wiring as short as possible. Especially, the capacitor connected in between VIN pin and GND pin must be wiring the shortest. If their impedance is high, internal voltage of the IC may shift by the switching current, and the operating may be unstable. Make the power supply and GND lines sufficient.
- The backside thermal pad of the HSOP-18 package must be connected to GND. To improve the thermal dissipation on multi-layered boards, the thermal must be dissipated to another layer by putting some thermal vias on the thermal pad in the land pattern.
- NC pin must be set to "OPEN".
- Switching regulator is required some caution. Because, a large current variation occurs by the following different current loops in every switching, and a high-frequency noise occurs by parasitic current.
  - The current loop when the switch is "ON", Input Capacitor  $(C_{IN}) \rightarrow Hi$ -side Switch  $\rightarrow$  Inductor  $\rightarrow$  Output Capacitor  $(C_{OUT}) \rightarrow C_{IN}$
  - The current loop when the switch is "OFF", Rectifier Diode (D)  $\rightarrow$  Inductor  $\rightarrow C_{OUT} \rightarrow D$
  - The current loop via Diode Parasitic Capacitor when the switch is "ON",  $C_{IN} \rightarrow$  Hi-side Switch  $\rightarrow$  Parasitic Capacitor of  $D \rightarrow C_{IN}$

A large EMI noise source is caused in this loop. Therefore, extreme caution is required. These loops have to design as short as possible, and design not to cross lines in the subsequent load side to  $C_{OUT}$  in order to avoid the influence of switching noise.

- The line between the Lx pin and the inductor have to wire as close as possible in order to avoid the parasitic capacitor.
- It is recommended the input capacitor (C<sub>IN</sub>) and the rectifier diode (D) be placed on the same side with the R1270x chip. If placing the other side through via-hole, noise may increase by a parasitic inductance of via. And, it may have the influence on ringing of the Lx pin voltage.
- The power lines (V<sub>IN</sub>, GND) have to design as widely as possible in order to avoid the parasitic inductance. And, the C<sub>IN</sub> have to place as close to between V<sub>IN</sub> and GND as possible.

NO.EY-299-200624

- On this evaluation board, the land for the Lx pin is wide to connect with large inductor and diode. •
- Vout feedback has to be provided near Cout.
- RTOP, RBOT, and CSPD pins have to design as close to the FB pin as possible and to keep a distance from the Lx and the BST pins in order to avoid the influence of noise.

# VBST IN GND VIN CE FLG GIN VPLLIN



# R1270X001 Typical Board Layout

**Top View** 

NO.EY-299-200624

# **TYPICAL CHARACTERISTICS**

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.

# 1) FB Voltage vs. Temperature



#### 2) Oscillation Frequency 0 vs. Temperature



### 4) Oscillation Frequency 1 vs. Temperature



3) Maximum Duty cycle 0 vs. Temperature







NO.EY-299-200624

#### 6) Oscillation Frequency 2 vs. Temperature



# 7) Maximum Duty cycle 2 vs. Temperature



#### 8) Soft-start time 1 vs. Temperature



# 9) Soft-start time 2 vs. Temperature



#### 10) Delay time for latch protection vs. Temperature



NO.EY-299-200624



#### 11) High side switch current limit1 vs. Temperature













#### 14) CE "L" Input voltage vs. Temperature







NO.EY-299-200624

#### 17) UVLO Release voltage vs. Temperature

### 18) UVLO Threshold voltage

vs. Temperature



# 19) Output current vs. Efficiency

Vout = 1.8 V









R1270 UVLO Threshold Voltage



Output Current [mA]

( Ta = 25°C)

12V VFM<->PWM

10000

1000

NO.EY-299-200624

#### Vout = 3.3 V





20

0

0.01

0.1

1

10

Output Current [mA]

100



24V VFM<->PWM

1000 10000

24V PWM

20

10

0

0.01

0.1

12V PWM

1000 10000

10

Output Current [mA]

100

NO.EY-299-200624

#### Vout = 7.0 V



NO.EY-299-200624

#### Vout = 12 V





NO.EY-299-200624

#### 20) Load Transient Response fosc = 300 kHz

#### f = 300kHz / VOUT = 3.3V / VFM<=>PWM VIN = 12V / 0A <-> 1A Output Voltage [V] 3.7 3.5 **OUTPUT VOLTAGE** 3.3 Output Current [A] OUTPUT CURRENT 1 0 -0.4 0 0.4 0.8 1.2 1.6 Time [ms] f = 300kHz / VOUT = 3.3V / VFM<=>PWM VIN = 12V / 1A <-> 3A Output Voltage [V] 3.9 3.7 3.5 3.3 **OUTPUT VOLTAGE** 3.1 2.9 Output Current [A] 3 2 **OUTPUT CURRENT** 1 0 -0.4 0 0.4 0.8 1.2 1.6 Time [ms]







0

0.2

0.1

time [s]

0.3

0.4

#### <u>R1270S-Y</u>

NO.EY-299-200624

#### fosc = 1000 kHz





fosc = 2000kHz/VOUT = 5.0V/VFM <=> PWM VIN = 12V / IOUT = 0A -> 1A





fosc = 2000kHz / VOUT = 5.0V / VFM <=> PWM VIN = 12V / IOUT = 1A -> 0A





NO.EY-299-200624

#### 21) Output Current Vs. Output Voltage fosc = 300 kHz



fosc = 2000 kHz







Output Current [mA]

NO.EY-299-200624



# 22) Input Transient Response fosc = 300 kHz

















NO.EY-299-200624

# 23) Input Voltage Vs. Output Voltage fosc = 300 kHz



3.4

3.38

3.36

3.34

3.32

3.3

3.28

3.26

3.24

3.22

3.2

0

10

Output Voltage [V]

fosc = 1000kHz/VOUT = 3.3V/PWM

20

Input Voltage [V]

30

( I<sub>OUT )</sub>

- 0mA

1mA

10mA

- 100mA

1A

3A

#### fosc = 1000 kHz

fosc = 1000kHz / VOUT = 3.3V / VFM <=> PWM







# **POWER DISSIPATION**

# HSOP-18

Ver. B

The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following measurement conditions are based on JEDEC STD. 51-7.

| ltem             | Measurement Conditions                                                                                                                                                                       |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Environment      | Mounting on Board (Wind Velocity = 0 m/s)                                                                                                                                                    |  |  |  |  |
| Board Material   | Glass Cloth Epoxy Plastic (Four-Layer Board)                                                                                                                                                 |  |  |  |  |
| Board Dimensions | 76.2 mm × 114.3 mm × 0.8 mm                                                                                                                                                                  |  |  |  |  |
| Copper Ratio     | Outer Layer (First Layer): Less than 95% of 50 mm Square<br>Inner Layers (Second and Third Layers): Approx. 100% of 50 mm Square<br>Outer Layer (Fourth Layer): Approx. 100% of 50 mm Square |  |  |  |  |
| Through-holes    | φ 0.3 mm × 21 pcs                                                                                                                                                                            |  |  |  |  |

#### **Measurement Conditions**

#### **Measurement Result**

(Ta = 25°C, Tjmax = 150°C) Item **Measurement Result Power Dissipation** 3900 mW θja = 32°C/W Thermal Resistance (θja) Thermal Characterization Parameter (wjt)  $\psi$ jt = 8°C/W

wjt: Junction-to-Top Thermal Characterization Parameter





Power Dissipation vs. Ambient Temperature

**Measurement Board Pattern** 

θja: Junction-to-Ambient Thermal Resistance

# PACKAGE DIMENSIONS

# HSOP-18

Ver. A





- 1. The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to Ricoh sales representatives for the latest information thereon.
- 2. The materials in this document may not be copied or otherwise reproduced in whole or in part without prior written consent of Ricoh.
- 3. Please be sure to take any necessary formalities under relevant laws or regulations before exporting or otherwise taking out of your country the products or the technical information described herein.
- 4. The technical information described in this document shows typical characteristics of and example application circuits for the products. The release of such information is not to be construed as a warranty of or a grant of license under Ricoh's or any third party's intellectual property rights or any other rights.
- 5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a product in an application requiring extreme quality and reliability, for example, in a highly specific application where the failure or misoperation of the product could result in human injury or death (aircraft, spacevehicle, nuclear reactor control system, traffic control system, automotive and transportation equipment, combustion equipment, safety devices, life support system etc.) should first contact us.
- 6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundancy feature, fire containment feature and fail-safe feature. We do not assume any liability or responsibility for any loss or damage arising from misuse or inappropriate use of the products.
- 7. Anti-radiation design is not implemented in the products described in this document.
- 8. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage.
- 9. WLCSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage.
- 10. There can be variation in the marking when different AOI (Automated Optical Inspection) equipment is used. In the case of recognizing the marking characteristic with AOI, please contact Ricoh sales or our distributor before attempting to use AOI.
- 11. Please contact Ricoh sales representatives should you have any questions or comments concerning the products or the technical information.



**Ricoh is committed to reducing the environmental loading materials in electrical devices with a view to contributing to the protection of human health and the environment.** Ricoh has been providing RoHS compliant products since April 1, 2006 and Halogen-free products since April 1, 2012.

# **RICOH** RICOH ELECTRONIC DEVICES CO., LTD.

Official website https://www.n-redc.co.jp/en/ Contact us https://www.n-redc.co.jp/en/buy/

